Digital Design CSCE 2114

Lab 6 Report

Zack Fravel

November 20th, 2015

zpfravel@uark.edu

# **Abstract**

The purpose of lab 6 was to get more experience in writing VHDL code in order to implement various combinational circuits, as well as learn more about simulations of circuit designs before implementing.

# Introduction

The lab consisted of four parts, each dealing with their own specific combinational circuit. We were assigned to implement a regular 3-input function, a flexible 5-bit signed Add/Sub, a decoder, and a 4-1 multiplexer. The main thing we had to keep in mind with writing VHDL in this lab is putting single bits in single quotes and anything more than one bit in double quotes (e.g. '0', '1', "001001", "10011").

With each part, we start with writing the correct VHDL code to implement the correct circuit function. After writing the code, we set up a waveform file in Quartus so we're able to run a simulation and see different outputs and results.

# **Design and Implementation**

The first part of the lab was to implement a standard 3-input SOP form function. The function was given as  $f(x1, x2, x3) = \sum m(0, 1, 2, 4, 5, 6, 7)$ . Given this, we are able to

draw up a truth table and it becomes relatively straight forward to figure out the correct

code.

```
Lab6_a.vhd
              LIBRARY ieee ;
              USE ieee.std logic 1164.all;
          2
          3
             ENTITY lab6 a IS
                   PORT ( x1,x2,x3 : in std logic;
7
                                      f : out std logic);
             END lab6 a ;
          8 ARCHITECTURE Behavior OF lab6 a IS
         9 ■ BEGIN
         10
         11
                 f<= (x1 OR NOT x2 OR NOT x3);
         12
             END Behavior ;
         13
```

Once we have the code compile without any errors, we are able to draw up our waveform file in Quartus to select different input values and see the results for different times during the simulation. The following is the waveform file, to the lab specification:



The second part of the lab was designing and implementing a flexible 5-bit signed add/sub with overflow and zero-flag bits. According to the lab, it should be able to both add and subtract and gives the zero-flag and overflow conditions. Zero-flag goes high when the result is zero, overflow goes high when there is a memory overflow to indicate the answer is incorrect. The add sub bit indicates addition or subtraction.

```
Lab6_b.vhd
                 LIBRARY ieee ;
USE ieee.std_logic_1164.all;
#4 1,5
                 USE ieee.std_logic_unsigned.all ;
               ■ENTITY lab6 b IS
                          add sub : in std logic;
慷 慷
                           zero_flag : out std_logic;
                          X, Y : IN STD_LOGIC_VECTOR(4 DOWNTO 0);
Result : OUT STD_LOGIC_VECTOR(4 DOWNTO 0);
           10
                          Overflow : OUT STD_LOGIC ) ;
          11
                END lab6_b ;
Ø
  7
          12
€2
               ■ ARCHITECTURE Behavior OF lab6 b IS
          13
                     SIGNAL internal_result : STD_LOGIC_VECTOR(5 DOWNTO 0) ;
          14
267 ab/
          15
| ....
          16
                                            <= ('0'&X+Y)
                     internal_result
                                                           when add_sub = '1'
18
                                            <= internal_result(4 downto 0);
          19
                     Overflow
                                            <= X(4) xor Y(4) xor internal_result(4) xor internal_result(5);
          20
                     zero_flag
                                            <= '1' when internal_result(5 downto 0) = "0" else '0';
                 END Behavior ;
          21
```

After compiling the code successfully, we were assigned to create a waveform file for this function with the radix being set to signed decimals.



Part C consisted of designing and implementing a 2-4 decoder. The following is

the truth table and graphical symbol for a 2-4 decoder.

With the truth table and partial code given to us, we were able to figure out the complete

| En              | <i>w</i> <sub>1</sub> | $w_0$ | <i>y</i> <sub>0</sub> | <i>y</i> <sub>1</sub> | <i>y</i> <sub>2</sub> | <b>y</b> <sub>3</sub> |
|-----------------|-----------------------|-------|-----------------------|-----------------------|-----------------------|-----------------------|
| 1               | 0                     | 0     | 1                     | 0                     | 0                     | 0                     |
| 1               | 0                     | 1     | 0                     | 1                     | 0                     | 0                     |
| 1               | 1                     | 0     | 0                     | 0                     | 1                     | 0                     |
| 1               | 1                     | 1     | 0                     | 0                     | 0                     | 1                     |
| 0               | X                     | X     | 0                     | 0                     | 0                     | 0                     |
| (a) Truth table |                       |       |                       |                       |                       |                       |



(b) Graphical symbol

implementation which is the following:

```
€ Lab6_c.vhd
                LIBRARY ieee ;
---
                USE ieee.std_logic_1164.all ;
#4 👫
              ENTITY lab6_c IS
                           w : IN
                                        STD_LOGIC_VECTOR(1 DOWNTO 0) ;
                    PORT (
                                        STD_LOGIC;
                            En : IN
擅 隹
                                : OUT
                                        STD_LOGIC_VECTOR(0 TO 3) ) ;
                            У
               END lab6 c ;
           8
              ■ARCHITECTURE Behavior OF lab6 c IS
          10
                    SIGNAL Enw : STD_LOGIC_VECTOR(2 DOWNTO 0) ;
          11
0 💆
              BEGIN
          12
13
                    Enw <= En & w :
                    WITH Enw SELECT
          14
267
268 ab/
                           v <= "1000" WHEN "100",
          15
                                "0100" WHEN "101",
          16
                                "0010" WHEN "110",
          17
≣ 🖺
                                 "0001" WHEN "111",
          18
                                 "0000" WHEN OTHERS ;
          19
                END Behavior :
          20
```

Once again, upon compiling it was time to create a waveform file to output various results.



The final part of the lab was the design and implementation of a 4-1 multiplexer.

The following is the representation for **s**<sub>0</sub>  $S_1$ **s**<sub>1</sub> f  $s_0$ a 4-1 mux. Using this, it was  $w_0$ 00  $w_0$ 0 0 relatively straight forward to gather all 01 1  $W_1$ 10 0  $W_2$ the information needed to write the  $W_3$ VHDL code. The following is the (a) Graphic symbol (b) Truth table

VHDL implementation as well as the

```
₽ Lab6_d.vhd
                 LIBRARY ieee ;
---
                 USE ieee std_logic_1164.all ;
44 😘
               ■ENTITY lab6 d IS
                     PORT ( w0, w1,
                                      w2, w3
                                               : in std_logic;
                                                        STD_LOGIC_vector (1 downto 0) ;
锤 锤
                                               : OUT
                                                        STD_LOGIC ) ;
                 END lab6 d;
               ■ ARCHITECTURE Behavior OF lab6 d IS
           10
           11
                      PROCESS ( w0, w1, w2, w3, s)
 Z 0
           12
                     BEGIN
₩
                          CASE s IS
           13
                              WHEN "00" =>
           14
267
268 ab,
                              f <= w0 ;
WHEN "01" =>
          16
           17
                                  f <= w1 ;
19
                                  f <= w2 ;
          20
                              WHEN OTHERS =>
           21
                                  f <= w3 ;
           23
                     END PROCESS ;
                 END Behavior :
          24
```

waveform file used to measure different input/output combinations.



# Results

The following are the results of the function from part A.



As indicated in the truth table for f, the function is always '1' except when x1'+x2+x3. Part B was a little more complex, being a 5-bit signed add/sub function. There are separate bits indicating overflow, add/sub, as well as if zero is the output.



This picture makes it relatively clear to see how the implemented circuit actually works to add or subtract numbers. Part C was implementing a 2-4 decoder, here are the results.

Finally, the last part of the lab was to implement a 4-1 multiplexer. We were given the truth table, from there it was as simple as writing the VHDL and running a simulation.



Here are the results for the 4-1 mux.



# Conclusion

This lab made Quartus much more approachable as a piece of software. After implementing these various circuits I feel much more comfortable using the software than a few weeks ago. All the circuits once you have the information you need are relatively straight forward to implement, set inputs for, and simulate.